# Laboratório Nacional de Luz Síncrotron

## SIRIUS CONTROL SYSTEM: CONCEPTUAL DESIGN

B. V. Luvizotto, B. S. Martins, J. P. S. Martins, P. H. Nallin, M. Bacchetti, L. J. M. Carvalho, G. P. Zanoni, R. P. Silva, A. R. D. Rodrigues, J. G. R. S. Franco, LNLS, Campinas, S.P., Brazil





Sirius is a new 3 GeV synchrotron light source currently being designed at the Brazilian Synchrotron Light Laboratory (LNLS) in Campinas, Brazil



Storage Ring Network Detail

# Switch 10Gb / 1Gb Switch 10Gb / 1Gb Other Clients Five Storage Ring Superperiods Switch 10Gb / 1Gb Other Clients

The network topology adopted for the storage ring middle and equipment layer will have double star extended architecture, with the first star connecting the high priority equipment (HPE) and the other one the low priority equipment (LPE).

# Round Trip Time for SBC, plus latency time of unmanaged and managed switches

| Processor                                                 | Average Time (uS) @ 100B<br>payload TCP Protocol (60 S<br>test) |           |         |  |
|-----------------------------------------------------------|-----------------------------------------------------------------|-----------|---------|--|
|                                                           | Direct                                                          | Unmanaged | Managed |  |
| Intel Core 2<br>Duo SL9400<br>#2cores<br>@1.9GHz -<br>2GB | 80.42                                                           | 101.69    | 105.41  |  |
| (b) AMD<br>Geode LX800<br>#1core<br>@500MHz -<br>0.5GB    | 143.00                                                          | 150.46    | 158.89  |  |
| Intel Celeron<br>847 #2cores<br>@1.1GHz -<br>2GB          | 229.12                                                          | 231.61    | 245.45  |  |

### Round Trip Time for SBC

| Processor                                           | Network                    | Average Time<br>(uS) @100B<br>payload (60 S<br>test) |        |
|-----------------------------------------------------|----------------------------|------------------------------------------------------|--------|
|                                                     |                            | UDP                                                  | TCP    |
| (a) AMD Geode<br>LX800 #1core<br>@500MHz -<br>0.5GB | 82551ER<br>@0.1<br>Gbps    | 148.42                                               | 158.84 |
| Intel Atom 530<br>#1core @1.6GHz<br>- 1GB           | 82574IT<br>@1.0<br>Gbps    | 161.71                                               | 161.84 |
| (b) AMD Geode<br>LX800 #1core<br>@500MHz -<br>0.5GB | RTL8100<br>CL @0.1<br>Gbps | 132.98                                               | 143.00 |
| Intel Celeron 847<br>#2cores @1.1GHz<br>- 2GB       | RTL8111<br>F @1.0<br>Gbps  | 227.61                                               | 229.12 |
| (c) AMD Geode<br>LX800 #1core<br>@500MHz -<br>0.5GB | 82551ER<br>@0.1<br>Gbps    | 153.21                                               | 164.64 |
| Intel Core 2 Duo<br>SL9400 #2cores<br>@1.9GHz - 2GB | 82574IT<br>@1.0<br>Gbps    | 61.60                                                | 80.42  |



**Epics Training in UVX Control System**